## INTEGRATED CIRCUITS # DATA SHEET 74F373 Octal transparent latch (3-State) 74F374 Octal D flip-flop (3-State) Product data Supersedes data of 1994 Dec 05 ## Latch/flip-flop #### 74F373/74F374 74F373 Octal transparent latch (3-State) 74F374 Octal D-type flip-flop (3-State) #### **FEATURES** - 8-bit transparent latch 74F373 - 8-bit positive edge triggered register 74F374 - 3-State outputs glitch free during power-up and power-down - Common 3-State output register - Independent register and 3-State buffer operation - SSOP Type II Package #### **DESCRIPTION** The 74F373 is an octal transparent latch coupled to eight 3-State output devices. The two sections of the device are controlled independently by enable (E) and output enable (OE) control gates. The data on the D inputs is transferred to the latch outputs when the enable (E) input is HIGH. The latch remains transparent to the data input while E is HIGH, and stores the data that is present one set-up time before the HIGH-to-LOW enable transition. The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-LOW output enable $(\overline{OE})$ controls all eight 3-State buffers independent of the latch operation. When $\overline{OE}$ is LOW, latched or transparent data appears at the output. When $\overline{\text{OE}}$ is HIGH, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus. The 74F374 is an 8-bit edge triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by clock (CP) and output enable $(\overline{OE})$ control gates. The register is fully edge triggered. The state of the D input, one set-up time before the LOW-to-HIGH clock transition is transferred to the corresponding flip-flop's Q output. The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-LOW output enable $(\overline{OE})$ controls all eight 3-State buffers independent of the register operation. When $\overline{OE}$ is LOW, the data in the register appears at the outputs. When $\overline{OE}$ is HIGH, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus. | TYPE | TYPICAL<br>PROPAGATION<br>DELAY | TYPICAL SUPPLY<br>CURRENT<br>(TOTAL) | |--------|---------------------------------|--------------------------------------| | 74F373 | 4.5 ns | 35 mA | | TYPE | TYPICAL f <sub>max</sub> | TYPICAL SUPPLY<br>CURRENT<br>(TOTAL) | |--------|--------------------------|--------------------------------------| | 74F374 | 165 MHz | 55 mA | #### **ORDERING INFORMATION** | | ORDER CODE | | |-----------------------------|------------------------------------------------------------------------------------------|-----------| | DESCRIPTION | COMMERCIAL RANGE<br>$V_{CC} = 5 V \pm 10\%$ , $T_{amb} = 0 ^{\circ}C$ to +70 $^{\circ}C$ | PKG DWG # | | | VCC - 3 V =1070, 1amb - 0 0 to 170 0 | | | 20-pin plastic DIP | N74F373N, N74F374N | SOT146-1 | | 20-pin plastic SOL | N74F373D, N74F374D | SOT163-1 | | 20-pin plastic SSOP type II | N74F373DB, N74F374DB | SOT339-1 | #### INPUT AND OUTPUT LOADING AND FAN OUT TABLE | PINS | DESCRIPTION | 74F (U.L.)<br>HIGH / LOW | LOAD VALUE<br>HIGH/LOW | |-------------|----------------------------------------|--------------------------|------------------------| | D0 - D7 | Data inputs | 1.0 / 1.0 | 20 μA / 0.6 mA | | E (74F373) | Enable input (active-HIGH) | 1.0 / 1.0 | 20 μA / 0.6 mA | | ŌĒ | Output enable inputs (active-LOW) | 1.0 / 1.0 | 20 μA / 0.6 mA | | CP (74F374) | Clock pulse input (active rising edge) | 1.0 / 1.0 | 20 μA / 0.6 mA | | Q0 - Q7 | 3-State outputs | 150 / 40 | 3.0 mA / 24 mA | NOTE: One (1.0) FAST unit load is defined as: 20 μA in the HIGH state and 0.6 mA in the LOW state. # Latch/flip-flop ## 74F373/74F374 #### **PIN CONFIGURATION – 74F373** #### **PIN CONFIGURATION - 74F374** #### **LOGIC SYMBOL - 74F373** #### IEC/IEE SYMBOL - 74F374 ## IEC/IEEE SYMBOL - 74F373 #### IEC/IEEE SYMBOL - 74F374 # Latch/flip-flop 74F373/74F374 #### **LOGIC DIAGRAM FOR 74F373** ## **LOGIC DIAGRAM FOR 74F374** #### **FUNCTION TABLE FOR 74F373** | | INPUTS | | INTERNAL | OUTPUTS | OPERATING MODE | |----|--------------|----|----------|---------|--------------------------| | ŌĒ | E | Dn | REGISTER | Q0 - Q7 | OPERATING MODE | | L | н | L | L | L | Enable and read register | | L | Н | Н | Н | Н | Enable and read register | | L | $\downarrow$ | I | L | L | Latch and read register | | L | $\downarrow$ | h | Н | Н | Laton and read register | | L | L | Х | NC | NC | Hold | | Н | L | Х | NC | Z | Disable outputs | | Н | Н | Dn | Dn | Z | Disable outputs | #### NOTES: High-voltage level HIGH state must be present one set-up time before the HIGH-to-LOW enable transition L LOW state must be present one set-up time before the HIGH-to-LOW enable transition NC= No change Don't care X = Z = ↓ = High impedance "off" state HIGH-to-LOW enable transition # Latch/flip-flop 74F373/74F374 #### **FUNCTION TABLE FOR 74F374** | | INPUTS | | INTERNAL | OUTPUTS | OPERATING MODE | | | | |----|----------|----|----------|---------|------------------------|--|--|--| | ŌĒ | СР | Dn | REGISTER | Q0 – Q7 | OPERATING MODE | | | | | L, | <b>↑</b> | I | L | L | Load and road register | | | | | L | 1 | h | Н | Н | Load and read register | | | | | L | 1 | Х | NC | NC | Hold | | | | | Н | 1 | Х | NC | Z | Disable outputs | | | | | Н | 1 | Dn | Dn | Z | Disable outputs | | | | #### NOTES: H = High-voltage level HIGH state must be present one set-up time before the LOW-to-HIGH clock transition h = L = Low-voltage level LOW state must be present one set-up time before the LOW-to-HIGH clock transition NC= No change Don't care High impedance "off" state LOW-to-HIGH clock transition Not LOW-to-HIGH clock transition #### **ABSOLUTE MAXIMUM RATINGS** Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range. | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|--------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7.0 | V | | $V_{IN}$ | Input voltage | -0.5 to +7.0 | V | | I <sub>IN</sub> | Input current | -30 to +5 | mA | | V <sub>OUT</sub> | Voltage applied to output in HIGH output state | $-0.5$ to $V_{CC}$ | V | | I <sub>OUT</sub> | Current applied to output in LOW output state | 48 | mA | | T <sub>amb</sub> | Operating free air temperature range | 0 to +70 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | UNIT | | | |------------------|--------------------------------------|-----|------|-----|------| | STWIBOL | PARAMETER | MIN | NOM | MAX | UNII | | $V_{CC}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V | | $V_{IH}$ | HIGH-level input voltage | 2.0 | _ | _ | V | | $V_{IL}$ | LOW-level input voltage | _ | _ | 8.0 | V | | I <sub>lk</sub> | Input clamp current | _ | _ | -18 | mA | | I <sub>OH</sub> | HIGH-level output current | _ | _ | -3 | mA | | I <sub>OL</sub> | LOW-level output current | _ | _ | 24 | mA | | T <sub>amb</sub> | Operating free air temperature range | 0 | _ | +70 | °C | # Latch/flip-flop 74F373/74F374 #### DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.) | SYMBOL | PARAMETER | | TEST | | | UNIT | | | |------------------|-------------------------------------------------|----------------------------------------------|-----------------------------------------------|---------------------|------|------------------|------|------| | STWIBUL | PARAMETER | | CONDITIONS <sup>1</sup> | | MIN | TYP <sup>2</sup> | MAX | UNII | | V | 1110111 | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | ±10%V <sub>CC</sub> | 2.4 | | | V | | V <sub>OH</sub> | HIGH-level output voltage | | V <sub>IH</sub> = MIN, I <sub>OH</sub> = MAX | ±5%V <sub>CC</sub> | 2.7 | 3.4 | | V | | W. | LOW level autout valtage | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | ±10%V <sub>CC</sub> | | 0.35 | 0.50 | V | | V <sub>OL</sub> | LOW-level output voltage | V <sub>IH</sub> = MIN, I <sub>OL</sub> = MAX | ±5%V <sub>CC</sub> | | 0.35 | 0.50 | V | | | $V_{IK}$ | Input clamp voltage | $V_{CC} = MIN, I_I = I_{IK}$ | | -0.73 | -1.2 | V | | | | lį | Input current at maximum input voltage | $V_{CC}$ = MAX, $V_I$ = 7.0 V | | | 100 | μΑ | | | | I <sub>IH</sub> | High-level input current | | $V_{CC}$ = MAX, $V_I$ = 2.7 V | | | | 20 | μΑ | | I <sub>IL</sub> | Low-level input current | | $V_{CC}$ = MAX, $V_I$ = 0.5 V | | | | -0.6 | mA | | I <sub>OZH</sub> | Off-state output current, high-level voltage ap | plied | $V_{CC}$ = MAX, $V_{O}$ = 2.7 V | | | | 50 | μΑ | | I <sub>OZL</sub> | Off-state output current, low-level voltage app | lied | $V_{CC}$ = MAX, $V_{O}$ = 0.5 V | | | | -50 | μΑ | | Ios | Short-circuit output current <sup>3</sup> | V <sub>CC</sub> = MAX | -60 | | -150 | mA | | | | I <sub>CC</sub> | Supply current (total) | 74F373 | V <sub>CC</sub> = MAX | | | 35 | 60 | mA | | | | 74F374 | | | | 57 | 86 | mA | #### NOTES: #### **AC ELECTRICAL CHARACTERISTICS** | | | | | | | LIM | IITS | | | |--------------------------------------|--------------------------------------------|--------|--------------------------|----------------|---------------------------------------------------------------------|-------------|------------------------------------------------------------------------------|-------------|----| | SYMBOL | PARAMETER | | TEST<br>CONDITION | V <sub>C</sub> | <sub>nb</sub> = +25<br><sub>CC</sub> = +5.0<br>pF; R <sub>L</sub> = | V | T <sub>amb</sub> = 0 °C<br>V <sub>CC</sub> = +5.0<br>C <sub>L</sub> = 50 pF; | UNIT | | | | | | | MIN | TYP | MAX | MIN | MAX | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | | Waveform 3 | 3.0<br>2.0 | 5.3<br>3.7 | 7.0<br>5.0 | 3.0<br>2.0 | 8.0<br>6.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>E to Qn | 74F373 | Waveform 2 | 5.0<br>3.0 | 9.0<br>4.0 | 11.5<br>7.0 | 5.0<br>3.0 | 12.0<br>8.0 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to HIGH or LOW level | | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 5.0<br>5.6 | 11.0<br>7.5 | 2.0<br>2.0 | 11.5<br>8.5 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from HIGH or LOW level | | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 4.5<br>3.8 | 6.5<br>5.0 | 2.0<br>2.0 | 7.0<br>6.0 | ns | | f <sub>max</sub> | Maximum clock frequency | | Waveform 1 | 150 | 165 | | 140 | | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | 74F374 | Waveform 1 | 3.5<br>3.5 | 5.0<br>5.0 | 7.5<br>7.5 | 3.0<br>3.0 | 8.5<br>8.5 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to HIGH or LOW level | | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 9.0<br>5.3 | 11.0<br>7.5 | 2.0<br>2.0 | 12.0<br>8.5 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from HIGH or LOW level | | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 5.3<br>4.3 | 6.0<br>5.5 | 2.0<br>2.0 | 7.0<br>6.5 | ns | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. All typical values are at V<sub>CC</sub> = 5 V, T<sub>amb</sub> = 25 °C. Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. # Latch/flip-flop 74F373/74F374 #### **AC SET-UP REQUIREMENTS** | | | | LIMITS | | | | | | | | | |--------------------------------------------|--------------------------------------------|--------|------------|------------|-------------------|----------------|---------------------------------------------------------------------|-----|------------------------------------------------------------------------------|---------------|------| | SYMBOL | PARAMETER | | PARAMETER | | TEST<br>CONDITION | V <sub>0</sub> | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0<br>pF, R <sub>L</sub> : | V | T <sub>amb</sub> = 0 °C<br>V <sub>CC</sub> = +5.0<br>C <sub>L</sub> = 50 pF, | 0 V $\pm$ 10% | UNIT | | | | | | MIN | TYP | MAX | MIN | MAX | | | | | t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Set-up time, HIGH or LOW level<br>Dn to E | | Waveform 4 | 0<br>1.0 | | | 0<br>1.0 | | ns | | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, HIGH or LOW level<br>Dn to E | 74F373 | Waveform 4 | 3.0<br>3.0 | | | 3.0<br>3.0 | | ns | | | | t <sub>w</sub> (H) | E Pulse width, HIGH | | Waveform 1 | 3.5 | | | 4.0 | | ns | | | | t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Set-up time, HIGH or LOW level<br>Dn to CP | | Waveform 5 | 2.0<br>2.0 | | | 2.0<br>2.0 | | ns | | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, HIGH or LOW level Dn to CP | 74F374 | Waveform 5 | 0 | | | 0 | | ns | | | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP Pulse width,<br>HIGH or LOW | | Waveform 5 | 3.5<br>4.0 | | | 3.5<br>4.0 | | ns | | | #### **AC WAVEFORMS** For all waveforms, $V_M = 1.5 V$ . The shaded areas indicate when the input is permitted to change for predictable output performance. Waveform 1. Propagation delay for clock input to output, clock pulse widths, and maximum clock frequency Waveform 2. Propagation delay for enable to output and enable pulse width Waveform 3. Propagation delay for data to output Waveform 4. Data set-up time and hold times # Latch/flip-flop 74F373/74F374 #### AC WAVEFORMS (continued) For all waveforms, $V_M = 1.5 V$ . The shaded areas indicate when the input is permitted to change for predictable output performance. Waveform 5. Data set-up time and hold times Waveform 7. 3-State output enable time to LOW level and output disable time from LOW level Waveform 6. 3-State output enable time to HIGH level and output disable time from HIGH level ## **TEST CIRCUIT AND WAVEFORMS** # Latch/flip-flop 74F373/74F374 ## DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.0 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045 | 0.25<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.078 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | | |----------|-----|----------|------------|--|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT146-1 | | MS-001 | SC-603 | | | <del>95 05-24</del><br>99-12-27 | | # Latch/flip-flop 74F373/74F374 ## SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | J | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | • | g | | | , | | | | | | | | | |--------|-----------|-----------------------|----------------|----------------|----------------------------------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | UNIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Ø | ٧ | w | у | Z <sup>(1)</sup> | θ | | mm | 2.65 | 0.30<br>0.10 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.10 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | | |----------|--------|----------|------------|--|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT163-1 | 075E04 | MS-013 | | | | <del>97-05-22</del><br>99-12-27 | | # Latch/flip-flop 74F373/74F374 ## SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 #### DIMENSIONS (mm are the original dimensions) | · | ( | 4.0 | 9 | illai alli | | ٠-, | | | | | | | | | | | | | |------|-----------|--------------|----------------|------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | UNIT | A<br>max. | Α1 | A <sub>2</sub> | Α3 | Ьp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | mm | 2.0 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.20 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | | |----------|-----|--------|--------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT339-1 | | MO-150 | | | <del>-95-02-04-</del><br>99-12-27 | | # Latch/flip-flop 74F373/74F374 ## **REVISION HISTORY** | Rev | Date | Description | |-----|----------|-----------------------------------------------------------------------------------------------------------| | _3 | 20021120 | Product data; third version (9397 750 10758). Supersedes 74F373_374_2 dated 1994 Dec 05 (9397 750 05119). | | | | Engineering Change Notice 853–0369 29206 (date: 20021115). | | | | Modifications: | | | | ● Corrected ordering information table (from 'N74374DB' to '74F374DB'). | | | | ● Add SSOP20 (SOT339-1) package outline drawing. | | _2 | 19941205 | Product data; second version (9397 750 05119). | | | | Engineering Change Notice 853-0369 14383 (date: 19941205). | Latch/flip-flop 74F373/74F374 #### **Data sheet status** | Level | Data sheet status [1] | Product<br>status <sup>[2]</sup> [3] | Definitions | |-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### **Definitions** Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 tp://www.seriiiconductors.phiiips.com. 1 ax. 131 40 27 240 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 11-02 9397 750 10758 Let's make things better. Document order number: Philips Semiconductors