#### **Features** - · Serial Peripheral Interface (SPI) Compatible - Supports SPI Modes 0 (0,0) and 3 (1,1) - 10 MHz Clock Rate - 128-Byte Page Mode Only for Write Operations - · Low-Voltage and Standard-Voltage Operation - $-5.0 (V_{CC} = 4.5V \text{ to } 5.5V)$ - $-2.7 (V_{CC} = 2.7V \text{ to } 5.5V)$ - $-1.8 (V_{CC} = 1.8V \text{ to } 3.6V)$ - Block Write Protection - Protect 1/4, 1/2, or Entire Array - Write Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software Data Protection - High Reliability - Endurance: 100K Write Cycles - Data Retention: > 40 Years - ESD Protection: > 3000V - 8-Pin PDIP, 8-Pin EIAJ SOIC, and 8-Pin Leadless Array Package #### **Description** The AT25HP256/512 provides 262,144/524,288 bits of serial electrically erasable programmable read only memory (EEPROM) organized as 32,768/65,536 words of 8-bits each. The device is optimized for use in many industrial and commercial applications where high-speed, low-power, and low-voltage operation are essential. The AT25HP256/512 is available in a space saving 8-pin PDIP (AT25HP256/512), 8-pin EIAJ SOIC (AT25HP256), and 8-pin Leadless Array (AT25HP256/512) packages. In *(continued)* #### **Pin Configurations** | Pin Name | Function | |----------|-----------------------| | CS | Chip Select | | SCK | Serial Data Clock | | SI | Serial Data Input | | so | Serial Data Output | | GND | Ground | | VCC | Power Supply | | WP | Write Protect | | HOLD | Suspends Serial Input | **Bottom View** # SPI Serial EEPROMs 256K (32,768 x 8) 512K (65,536 x 8) AT25HP256 AT25HP512 Preliminary Rev. 1113B-07/98 \*NOTICE: addition, the entire family is available in 5.0V (4.5V to 5.5V), 2.7V (2.7V to 5.5V), and 1.8V (1.8V to 3.6V) versions. The AT25HP256/512 is enabled through the Chip Select pin $(\overline{CS})$ and accessed via a 3-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely self-timed, and no separate ERASE cycle is required before WRITE. BLOCK WRITE protection is enabled by programming the status register with top $\frac{1}{2}$ , top $\frac{1}{2}$ or entire array of write protection. Separate program enable and program disable instructions are provided for additional data protection. Hardware data protection is provided via the $\overline{\text{WP}}$ pin to protect against inadvertent write attempts to the status register. The $\overline{\text{HOLD}}$ pin may be used to suspend any serial communication without resetting the serial sequence. #### **Absolute Maximum Ratings\*** | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Maximum Operating Voltage | | DC Output Current5.0 mA | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Block Diagram** ## Pin Capacitance<sup>(1)</sup> Applicable over recommended operating range from $T_A$ = 25°C, f = 1.0 MHz, $V_{CC}$ = +5.0V (unless otherwise noted). | | Test Conditions | | Units | Conditions | |------------------|-------------------------------------------|---|-------|-----------------------| | C <sub>OUT</sub> | Output Capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (CS, SCK, SI, WP, HOLD) | 6 | pF | V <sub>IN</sub> = 0V | Note: 1. This parameter is characterized and is not 100% tested. #### **DC Characteristics** Applicable over recommended operating range from: $T_{AI}$ = -40°C to +85°C, $V_{CC}$ = +1.8V to +5.5V, $T_{AC}$ = 0°C to +70°C, $V_{CC}$ = +1.8V to +5.5V (unless otherwise noted). | Symbol | Parameter | Test Condition | | Min | Тур | Max | Units | |--------------------------------|---------------------|--------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage | | | | | 3.6 | V | | V <sub>CC2</sub> | Supply Voltage | | | 2.7 | | 5.5 | V | | V <sub>CC3</sub> | Supply Voltage | | | 4.5 | | 5.5 | V | | I <sub>CC1</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 5 MHz, 3 | SO = Open Read | | 6.0 | 10.0 | mA | | I <sub>CC2</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 5 MHz, 3 | SO = Open Write | | 4.0 | 7.0 | mA | | I <sub>SB1</sub> | Standby Current | $V_{CC} = 1.8V, \overline{CS} = V_{CC}$ | | | 0.1 | 2.0 | μΑ | | I <sub>SB2</sub> | Standby Current | $V_{CC} = 2.7V, \overline{CS} = V_{CC}$ | $V_{CC} = 2.7V, \overline{CS} = V_{CC}$ | | | 2.0 | μΑ | | I <sub>SB3</sub> | Standby Current | $V_{CC} = 5.0V, \overline{CS} = V_{CC}$ | | | 2.0 | 5.0 | μА | | I <sub>IL</sub> | Input Leakage | V <sub>IN</sub> = 0V to V <sub>CC</sub> | $V_{IN} = 0V \text{ to } V_{CC}$ | | | 3.0 | μА | | I <sub>OL</sub> | Output Leakage | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC} =$ | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | | | 3.0 | μА | | V <sub>IL</sub> <sup>(1)</sup> | Input Low Voltage | | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> <sup>(1)</sup> | Input High Voltage | | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low Voltage | 4.51414 | I <sub>OL</sub> = 3.0 mA | | | 0.4 | V | | V <sub>OH1</sub> | Output High Voltage | $4.5V \le V_{CC} \le 5.5V$ | I <sub>OH</sub> = -1.6 mA | V <sub>CC</sub> - 0.8 | | | V | | V <sub>OL2</sub> | Output Low Voltage | | I <sub>OL</sub> = 0.15 mA | | | 0.2 | V | | V <sub>OH2</sub> | Output High Voltage | $1.8V \le V_{CC} \le 3.6V$ | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> - 0.2 | | | V | Note: 1. $V_{IL}$ and $V_{IH}$ max are reference only and are not tested. #### **AC Characteristics** Applicable over recommended operating range from $T_A$ = -40°C to +85°C, $V_{CC}$ = As Specified, $C_L$ = 1 TTL Gate and 30 pF (unless otherwise noted). | Symbol | Parameter | Voltage | Min | Max | Units | |------------------|---------------------|-------------------------------------|------------------|-----------------|-------| | f <sub>SCK</sub> | SCK Clock Frequency | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 0<br>0<br>0 | 10<br>5<br>TBD | MHz | | t <sub>RI</sub> | Input Rise Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | | 2<br>2<br>TBD | μs | | t <sub>FI</sub> | Input Fall Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | | 2<br>2<br>TBD | μs | | t <sub>WH</sub> | SCK High Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 40<br>80<br>TBD | | ns | | t <sub>WL</sub> | SCK Low Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 40<br>80<br>TBD | | ns | | t <sub>CS</sub> | CS High Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 50<br>100<br>TBD | | ns | | t <sub>CSS</sub> | CS Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 50<br>100<br>TBD | | ns | | t <sub>CSH</sub> | CS Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 50<br>100<br>TBD | | ns | | t <sub>SU</sub> | Data In Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 12<br>20<br>TBD | | ns | | t <sub>H</sub> | Data In Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 10<br>20<br>TBD | | ns | | t <sub>HD</sub> | Hold Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 25<br>50<br>TBD | | ns | | t <sub>CD</sub> | Hold Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 25<br>50<br>TBD | | ns | | t <sub>V</sub> | Output Valid | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 0<br>0<br>0 | 40<br>80<br>TBD | ns | | t <sub>HO</sub> | Output Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 0<br>0<br>0 | | ns | # **AC Characteristics (Continued)** Applicable over recommended operating range from $T_A$ = -40°C to +85°C, $V_{CC}$ = As Specified, $C_L$ = 1 TTL Gate and 30 pF (unless otherwise noted). | Symbol | Parameter | Voltage | Min | Max | Units | |--------------------------|-----------------------|-------------------------------------|-------------|-------------------|-----------------| | t <sub>LZ</sub> | Hold to Output Low Z | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 0<br>0<br>0 | 100<br>200<br>TBD | ns | | t <sub>HZ</sub> | Hold to Output High Z | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | | 100<br>200<br>TBD | ns | | t <sub>DIS</sub> | Output Disable Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | | 100<br>100<br>TBD | ns | | t <sub>wc</sub> | Write Cycle Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | | 5<br>10<br>TBD | ms | | Endurance <sup>(1)</sup> | 5.0V, 25°C, Page Mode | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 3.6 | 100K | | Write<br>Cycles | Note: 1. This parameter is characterized and is not 100% tested. #### **Serial Interface Description** MASTER: The device that generates the serial clock. **SLAVE:** Because the Serial Clock pin (SCK) is always an input, the AT25HP256/512 always operates as a slave. **TRANSMITTER/RECEIVER:** The AT25HP256/512 has separate pins designated for data transmission (SO) and reception (SI). **MSB:** The Most Significant Bit (MSB) is the first bit transmitted and received. **SERIAL OP-CODE:** After the device is selected with $\overline{\text{CS}}$ going low, the first byte will be received. This byte contains the op-code that defines the operations to be performed. **INVALID OP-CODE:** If an invalid op-code is received, no data will be shifted into the AT25HP256/512, and the serial output pin (SO) will remain in a high impedance state until the falling edge of $\overline{\text{CS}}$ is detected again. This will reinitialize the serial communication. CHIP SELECT: The AT25HP256/512 is selected when the CS pin is low. When the device is not selected, data will not be accepted via the SI pin, and the serial output pin (SO) will remain in a high impedance state. HOLD: The HOLD pin is used in conjunction with the CS pin to select the AT25HP256/512. When the device is selected and a serial sequence is underway, HOLD can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the HOLD pin must be brought low while the SCK pin is low. To resume serial communication, the HOLD pin is brought high while the SCK pin is low (SCK may still toggle during HOLD). Inputs to the SI pin will be ignored while the SO pin is in the high impedance state. **WRITE PROTECT:** The write protect pin $(\overline{WP})$ will allow normal read/write operations when held high. When the $\overline{WP}$ pin is brought low and WPEN bit is "1", all write operations to the status register are inhibited. $\overline{WP}$ going low while $\overline{CS}$ is still low will interrupt a write to the status register. If the internal write cycle has already been initiated, $\overline{WP}$ going low will have no effect on any write operation to the status register. The $\overline{\text{WP}}$ pin function is blocked when the WPEN bit in the status register is "0". This will allow the user to install the AT25HP256/512 in a system with the $\overline{\text{WP}}$ pin tied to ground and still be able to write to the status register. All $\overline{\text{WP}}$ pin functions are enabled when the WPEN bit is set to "1". #### **SPI Serial Interface** #### **Functional Description** The AT25HP256/512 is designed to interface directly with the synchronous serial peripheral interface (SPI) of the 6800 type series of microcontrollers. The AT25HP256/512 utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low $\overline{\text{CS}}$ transition. Table 1. Instruction Set for the AT25HP256/512 | Instruction<br>Name | Instruction<br>Format | Operation | |---------------------|-----------------------|-----------------------------| | WREN | 0000 X110 | Set Write Enable Latch | | WRDI | 0000 X100 | Reset Write Enable Latch | | RDSR | 0000 X101 | Read Status Register | | WRSR | 0000 X001 | Write Status Register | | READ | 0000 X011 | Read Data from Memory Array | | WRITE | 0000 X010 | Write Data to Memory Array | **WRITE ENABLE (WREN):** The device will power up in the write disable state when $V_{CC}$ is applied. All programming instructions must therefore be preceded by a Write Enable instruction. WRITE DISABLE (WRDI): To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the $\overline{\text{WP}}$ pin. READ STATUS REGISTER (RDSR): The Read Status Register instruction provides access to the status register. The READY/BUSY and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of protection employed. These bits are set by using the WRSR instruction. Table 2. Status Register Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | WPEN | Х | Х | Х | BP1 | BP0 | WEN | RDY | Table 3. Read Status Register Bit Definition | Bit | Definition | | | |---------------------------|-------------------------------------------------------------------------------------------------------------|--|--| | Bit 0 (RDY) | Bit 0 = 0 (RDY) indicates the device is | | | | Dit o (itibil) | READY. Bit 0 = 1 indicates the write cycle is in progress. | | | | Bit 1 (WEN) | Bit 1= 0 indicates the device <i>is not</i> WRITE ENABLED. Bit 1 = 1 indicates the device is WRITE ENABLED. | | | | Bit 2 (BP0) | See Table 4. | | | | Bit 3 (BP1) | See Table 4. | | | | Bits 4-6 are 0s | Bits 4-6 are 0s when device is not in an internal write cycle. | | | | Bit 7 (WPEN) See Table 5. | | | | | Bits 0-7 are 1s | during an internal write cycle. | | | WRITE STATUS REGISTER (WRSR): The WRSR instruction allows the user to select one of four levels of protection. The AT25HP256/512 is divided into four array segments. Top quarter (1/4), top half (1/2), or all of the memory segments can be protected. Any of the data within any selected segment will therefore be READ only. The block write protection levels and corresponding status register control bits are shown in Table 4. The three bits, BP0, BP1, and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g. WREN, $t_{WC}$ , RDSR). Table 4. Block Write Protect Bits | | Status Register Bits | | Array Addresses Protected | |--------|----------------------|---|---------------------------| | Level | BP1 BP0 | | AT25HP256/512 | | 0 | 0 | 0 | None | | 1(1/4) | 0 | 1 | 6000 - 7FFF/C000 - FFFF | | 2(1/2) | 1 | 0 | 4000 - 7FFF/8000 - FFFF | | 3(AII) | 1 | 1 | 0000 - 7FFF/0000 - FFFF | The WRSR instruction also allows the user to enable or disable the write protect $(\overline{WP})$ pin through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled when the $\overline{WP}$ pin is low and the WPEN bit is "1". Hardware write protection is disabled when *either* the $\overline{WP}$ pin is high or the WPEN bit is "0." When the device is hardware write protected, writes to the Status Register, including the Block Protect bits and the WPEN bit, and the block-protected sections in the memory array are disabled. Writes are only allowed to sections of the memory which are not block-protected. **NOTE:** When the WPEN bit is hardware write protected, it cannot be changed back to "0", as long as the $\overline{\text{WP}}$ pin is held low. Table 5. WPEN Operation | WPEN | WP | WEN | Protected<br>Blocks | Unprotected<br>Blocks | Status<br>Register | |------|------|-----|---------------------|-----------------------|--------------------| | 0 | Х | 0 | Protected | Protected | Protected | | 0 | Х | 1 | Protected | Writable | Writable | | 1 | Low | 0 | Protected | Protected | Protected | | 1 | Low | 1 | Protected | Writable | Protected | | Х | High | 0 | Protected | Protected | Protected | | Х | High | 1 | Protected | Writable | Writable | READ SEQUENCE (READ): Reading AT25HP256/512 via the SO (Serial Output) pin requires the following sequence. After the CS line is pulled low to select a device, the READ op-code is transmitted via the SI line followed by the byte address to be read (Refer to Table 6). Upon completion, any data on the SI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the CS line should be driven high after the data comes out. The READ sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll over to the lowest address allowing the entire memory to be read in one continuous READ cycle. WRITE SEQUENCE (WRITE): In order to program the AT25HP256/512, two separate instructions must be executed. First, the device must be write enabled via the Write Enable (WREN) Instruction. Then a Write (WRITE) Instruction may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the Block Write Protection Level. During an internal write cycle, all commands will be ignored except the RDSR instruction. A Write Instruction requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select the device, the WRITE op-code is transmitted via the SI line followed by the byte address and the data (D7-D0) to be programmed (Refer to Table 6). Programming will start after the $\overline{\text{CS}}$ pin is brought high. (The LOW to High transition of the $\overline{\text{CS}}$ pin must occur during the SCK low time immediately after clocking in the D0 (LSB) data bit. The READY/BUSY status of the device can be determined by initiating a READ STATUS REGISTER (RDSR) Instruction. If Bit 0 = 1, the WRITE cycle is still in progress. If Bit 0 = 0, the WRITE cycle has ended. Only the READ STATUS REGISTER instruction is enabled during the WRITE programming cycle. The AT25HP256/512 is capable of a 128-byte PAGE WRITE operation. After each byte of data is received, the seven low order address bits are internally incremented by one; the high order bits of the address will remain constant. If more than 128-bytes of data are transmitted, the address counter will roll over and the previously written data will be overwritten. The AT25HP256/512 is automatically returned to the write disable state at the completion of a WRITE cycle. **NOTE:** If the device is not Write enabled (WREN), the device will ignore the Write instruction and will return to the standby state, when $\overline{\text{CS}}$ is brought high. A new CS falling edge is required to re-initiate the serial communication. Table 6. Address Key | Address | AT25HP256/512 | |-----------------|---------------------------------------------------------------------| | A <sub>N</sub> | A <sub>14</sub> - A <sub>0</sub> / A <sub>15</sub> - A <sub>0</sub> | | Don't Care Bits | A <sub>15</sub> / none | **NOTE**: 128-byte PAGE WRITE operation <u>only</u>. Content of the page in the array will not be guaranteed if less than 128 bytes of data is received (byte write is not supported). ### Timing Diagrams (for SPI Mode 0 (0, 0)) #### **Synchronous Data Timing** #### **WREN Timing** #### **WRDI Timing** # WRITE Timing (AT25HP256) #### PAGE WRITE Timing (AT25HP512) #### **HOLD Timing** # AT25HP256 Ordering Information | t <sub>wc</sub> (max)<br>(ms) | l <sub>CC</sub> (max)<br>(μΑ) | I <sub>SB</sub> (max)<br>(μΑ) | f <sub>MAX</sub><br>(kHz) | Ordering Code | Package | Operation Range | |-------------------------------|-------------------------------|-------------------------------|---------------------------|----------------------|---------|-----------------| | | 8000 | 7.0 | 10000 | AT25HP256-10CC | 8C | Commercial | | | | | | AT25HP256C1-10CC | 8C1 | (0°C to 70°C) | | | | | | AT25HP256-10PC | 8P3 | | | E | | | | AT25HP256W-10SC | 8S2 | | | 5 | 8000 | 7.0 | 10000 | AT25HP256-10CI | 8C | Industrial | | | | | | AT25HP256C1-10CI | 8C1 | (-40°C to 85°C) | | | | | | AT25HP256-10PI | 8P3 | | | | | | | AT25HP256W-10SI | 8S2 | | | | 4000 | 3.0 | 5000 | AT25HP256-10CC-2.7 | 8C | Commercial | | | | | | AT25HP256C1-10CC-2.7 | 8C1 | (0°C to 70°C) | | | | | | AT25HP256-10PC-2.7 | 8P3 | | | 5 | | | | AT25HP256W-10SC-2.7 | 8S2 | | | 5 | 4000 | 3.0 | 5000 | AT25HP256-10CI-2.7 | 8C | Industrial | | | | | | AT25HP256C1-10CI-2.7 | 8C1 | (-40°C to 85°C) | | | | | | AT25HP256-10PI-2.7 | 8P3 | | | | | | | AT25HP256W-10SI-2.7 | 8S2 | | | TBD | TBD | TBD | TBD | AT25HP256-10CC-1.8 | 8C | Commercial | | | | | | AT25HP256C1-10CC-1.8 | 8C1 | (0°C to 70°C) | | | | | | AT25HP256-10PC-1.8 | 8P3 | | | | | | | AT25HP256W-10SC-1.8 | 8S2 | | | | TBD | TBD | TBD | AT25HP256-10CI-1.8 | 8C | Industrial | | | | | | AT25HP256C1-10CI-1.8 | 8C1 | (-40°C to 85°C) | | | | | | AT25HP256-10PI-1.8 | 8P3 | | | | | | | AT25HP256W-10SI-1.8 | 8S2 | | | Package Type | | | | | |--------------|--------------------------------------------------------------------------|--|--|--| | 8C | 8-Lead, 0.230" Wide, Leadless Array Package (LAP) | | | | | 8C1 | 8-Lead, 0.300" Wide, Leadless Array Package (LAP) | | | | | 8P3 | 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) | | | | | 8S2 | 8-Lead, 0.300" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) | | | | | | Options | | | | | Blank | Standard Device (4.5V to 5.5V) | | | | | -2.7 | Low Voltage (2.7V to 5.5V) | | | | | -1.8 | Low Voltage (1.8V to 3.6V) | | | | # AT25HP512 Ordering Information | t <sub>wc</sub> (max)<br>(ms) | l <sub>cc</sub> (max)<br>(μΑ) | I <sub>SB</sub> (max)<br>(μΑ) | f <sub>MAX</sub><br>(kHz) | Ordering Code | Package | Operation Range | |-------------------------------|-------------------------------|-------------------------------|---------------------------|--------------------------------------------|------------|-------------------------------| | 5 | 8000 | 7.0 | 10000 | AT25HP512C1-10CC<br>AT25HP512-10PC | 8C1<br>8P3 | Commercial<br>(0°C to 70°C) | | | 8000 | 7.0 | 10000 | AT25HP512C1-10CI<br>AT25HP512-10PI | 8C1<br>8P3 | Industrial<br>(-40°C to 85°C) | | 5 | 4000 | 3.0 | 5000 | AT25HP512C1-10CC-2.7<br>AT25HP512-10PC-2.7 | 8C1<br>8P3 | Commercial<br>(0°C to 70°C) | | | 4000 | 3.0 | 5000 | AT25HP512C1-10CI-2.7<br>AT25HP512-10PI-2.7 | 8C1<br>8P3 | Industrial<br>(-40°C to 85°C) | | TBD | TBD | TBD | TBD | AT25HP512C1-10CC-1.8<br>AT25HP512-10PC-1.8 | 8C1<br>8P3 | Commercial<br>(0°C to 70°C) | | | TBD | TBD | TBD | AT25HP512C1-10CI-1.8<br>AT25HP512-10PI-1.8 | 8C1<br>8P3 | Industrial<br>(-40°C to 85°C) | | Package Type | | | | | |--------------|----------------------------------------------------------|--|--|--| | 8C1 | 8-Lead, 0.300" Wide, Leadless Array Package (LAP) | | | | | 8P3 | 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) | | | | | | Options | | | | | Blank | Standard Device (4.5V to 5.5V) | | | | | -2.7 | Low Voltage (2.7V to 5.5V) | | | | | -1.8 | Low Voltage (1.8V to 3.6V) | | | | #### **Packaging Information** **8C**, 8-Lead, 0.230" Wide, Leadless Array Package (LAP) Dimensions in Inches and (Millimeters) **8C1**, 8-Lead, 0.300" Wide, Leadless Array Package (LAP) Dimensions in Inches and (Millimeters) **8P3**, 8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-001 BA **8S2**, 8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) Dimensions in Inches and (Millimeters)