## **DP8224 Clock Generator and Driver**

## **General Description**

The DP8224 is a clock generator/driver contained in a standard, 16-pin dual-in-line package. The chip, which is fabricated using Schottky Bipolar technology, generates clocks and timing for the 8080A microcomputer family.

Included in the DP8224 is an oscillator circuit that is controlled by an external crystal, which is selected by the designer to meet a variety of system speed requirements. Also included in the chip are circuits that provide: a status strobe for the DP8228 or DP8238 system controllers, power-on reset for the 8080A microprocessor, and synchronization of the READY input to the 8080A.

### **Features**

- Crystal-controlled oscillator for stable system operation
- Single chip clock generator and driver for 8080A microprocessor
- Provides status strobe for DP8228 or DP8238 system controllers
- Provides power-on reset for 8080A microprocessor
- Synchronizes READY input to 8080A microprocessor
- Provides oscillator output for synchronization of external circuits
- Reduces system component count

## 8080A Microcomputer Family Block Diagram



## **Absolute Maximum Ratings** (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage

7V  $V_{CC}$  $V_{\text{DD}}$ 15V Input Voltage -1V to +5.5V $-65^{\circ}\text{C}$  to  $+\,150^{\circ}\text{C}$ Storage Temperature Range

Maximum Power Dissipation\* at 25°C

1509 mW Cavity Package Molded Package 1476 mW Lead Temperature (Soldering, 4 seconds) 260°C

## **Operating Conditions**

|                               | Min  | Max  | Units |
|-------------------------------|------|------|-------|
| Supply Voltage                |      |      |       |
| $V_{CC}$                      | 4.75 | 5.25 | V     |
| $V_{DD}$                      | 11.4 | 12.6 | V     |
| Temperature (T <sub>A</sub> ) | 0    | +70  | °C    |

## **Electrical Characteristics** (Note 3)

| Symbol          | Parameter                                                                                | Conditions                                                                  | Min               | Тур | Max                  | Units       |
|-----------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------|-----|----------------------|-------------|
| IF              | Input Current Loading                                                                    | $V_{F} = 0.45V$                                                             |                   |     | -0.25                | mA          |
| I <sub>R</sub>  | Input Leakage Current                                                                    | V <sub>R</sub> = 5.25V                                                      |                   |     | 10                   | μΑ          |
| V <sub>C</sub>  | Input Forward Clamp Voltage                                                              | $I_C = -5 \text{ mA}$                                                       |                   |     | -1.0                 | V           |
| V <sub>IL</sub> | Input "Low" Voltage                                                                      | $V_{CC} = 5V$                                                               |                   |     | 0.8                  | V           |
| V <sub>IH</sub> | Input "High" Voltage                                                                     | RESIN Input                                                                 | 2.6               |     |                      | V           |
|                 |                                                                                          | All Other Inputs                                                            | 2.0               |     |                      | V           |
| $V_{IH}-V_{IL}$ | RESIN Input Hysteresis                                                                   | V <sub>CC</sub> = 5V                                                        | 0.25              |     |                      | V           |
| V <sub>OL</sub> | Output "Low" Voltage<br>(φ1, φ2), Ready, Reset STSTB<br>Osc., φ2 (TTL)<br>Osc., φ2 (TTL) | $I_{OL} = 2.5 \text{ mA}$ $I_{OL} = 10 \text{ mA}$ $I_{OL} = 15 \text{ mA}$ |                   |     | 0.45<br>0.45<br>0.45 | V<br>V<br>V |
| V <sub>OH</sub> | Output "High" Voltage<br>φ1, φ2<br>Ready, Reset<br>Osc., φ2 (TTL), STSTB                 | $I_{OH} = -100 \mu A$ $I_{OH} = -100 \mu A$ $I_{OH} = -1 m A$               | 9.4<br>3.6<br>2.4 |     |                      | V<br>V<br>V |
| I <sub>SC</sub> | Output Short-Circuit Current (All Low Voltage Outputs Only), (Note 1)                    | $V_{O} = 0V, V_{CC} = 5V$                                                   | -10               |     | -60                  | mA          |
| Icc             | Power Supply Current                                                                     |                                                                             |                   |     | 115                  | mA          |
| I <sub>DD</sub> | Power Supply Current                                                                     |                                                                             |                   |     | 12                   | mA          |

Note 1: Caution  $-\varphi 1$  and  $\varphi 2$  output drivers do not have short circuit protection.

Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device

Note 3: Unless otherwise specified min/max limits apply across the 0°C to +70°C range for the DP8224. All typical values are for  $T_A = 25$ °C,  $V_{CC} = 5V$ , and  $V_{DD}\,=\,12V.$ 

## **Crystal Requirements\***

Tolerance 0.005% at 0°C to +70°C Equivalent Resistance 75 $\Omega$  to 20 $\Omega$ Resonance Fundamental Power Dissipation (Min) 4 mW

<sup>\*</sup> Derate cavity package 10.1 mW/°C above 25°C; derate molded package 11.8 mW/°C above 25°C.

Load Capacitance 20 pF to 30 pF \*It is good design practice to ground the case of the crystal

<sup>\*\*</sup>With tank circuit, use 3rd overtone mode

| Symbol           | Parameter                          | Conditions                                                                                   | Min                      | Тур             | Max                      | Units |
|------------------|------------------------------------|----------------------------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|-------|
| $t_{\varphi 1}$  | φ1 Pulse Width                     |                                                                                              | $\frac{2t_{CY}}{9}-20$   |                 |                          | ns    |
| $t_{\phi 2}$     | φ2 Pulse Width                     |                                                                                              | $\frac{5t_{CY}}{9} - 35$ |                 |                          | ns    |
| t <sub>D1</sub>  | φ1 to φ2 Delay                     | $C_L = 20 \text{ pF to } 50 \text{ pF}$                                                      | 0                        |                 |                          | ns    |
| t <sub>D2</sub>  | φ2 to φ1 Delay                     | o_ 20 pr 10 00 pr                                                                            | $\frac{2t_{CY}}{9}-14$   |                 |                          | ns    |
| t <sub>D3</sub>  | φ1 to φ2 Delay                     |                                                                                              | 2t <sub>CY</sub> 9       |                 | $\frac{2t_{CY}}{9} + 20$ | ns    |
| t <sub>r</sub>   | φ1 and φ2 Rise Time                |                                                                                              |                          |                 | 20                       | ns    |
| t <sub>f</sub>   | φ1 and φ2 Fall Time                |                                                                                              |                          |                 | 20                       | ns    |
| $t_{D\phi2}$     | φ2 to φ2 (TTL) Delay               | $\phi$ 2 TTL, $C_L = 30 \text{ pF}$ , $R1 = 300\Omega$ , $R2 = 600\Omega$                    | -5                       |                 | 15                       | ns    |
| t <sub>DSS</sub> | φ2 to STSTB Delay                  |                                                                                              | $\frac{6t_{CY}}{9}-30$   |                 | 6t <sub>CY</sub><br>9    | ns    |
| t <sub>PW</sub>  | STSTB Pulse Width                  | STSTB, C <sub>L</sub> = 15 pF                                                                | $\frac{t_{CY}}{9} - 15$  |                 |                          | ns    |
| t <sub>DRS</sub> | RDYIN Set-Up Time to Status Strobe | $ brace$ R1 = 2 k $\Omega$ , R2 = 4 k $\Omega$                                               | $50 - \frac{4t_{CY}}{9}$ |                 |                          | ns    |
| t <sub>DRH</sub> | RDYIN Hold Time After STSTB        |                                                                                              | 4t <sub>CY</sub> 9       |                 |                          | ns    |
| t <sub>DR</sub>  | READY or RESET to φ2 Delay         | Ready and Reset, $C_L = 10 \text{ pF}$ , $R1 = 2 \text{ k}\Omega$ , $R2 = 4 \text{ k}\Omega$ | $\frac{4t_{CY}}{9}-25$   |                 |                          | ns    |
| t <sub>CLK</sub> | CLK Period                         |                                                                                              |                          | t <sub>CY</sub> |                          | ns    |
| f <sub>MAX</sub> | Maximum Oscillating Frequency      |                                                                                              | 27                       |                 |                          | MHz   |
| C <sub>IN</sub>  | Input Capacitance                  | $V_{CC} = 5V, V_{DD} = 12V,$<br>$V_{BIAS} = 2.5V, f = 1 MHz$                                 |                          |                 | 8                        | pF    |

# **Test Circuit**





 $\textbf{Voltage Measurement Points: } \phi 1, \ \phi 2 \ \text{Logic "0"} = 1.0 \text{V}, \ \text{Logic "1"} = 8.0 \text{V}. \ \text{All other signals measured at 1.5 V}.$ 

# **Switching Characteristics** (For t<sub>CY</sub> = 488.28 ns)

| Symbol           | Parameter                    | Conditions                                                     | Min  | Тур | Max    | Units |
|------------------|------------------------------|----------------------------------------------------------------|------|-----|--------|-------|
| t <sub>φ1</sub>  | φ1 Pulse Width               |                                                                | 89   |     |        | ns    |
| t <sub>φ2</sub>  | φ2 Pulse Width               |                                                                | 236  |     |        | ns    |
| t <sub>D1</sub>  | Delay φ1 to φ2               |                                                                | 0    |     |        | ns    |
| t <sub>D2</sub>  | Delay φ2 to φ1               |                                                                | 95   |     |        | ns    |
| t <sub>D3</sub>  | Delay φ1 to φ2 Leading Edges |                                                                | 109  |     | 129    | ns    |
| t <sub>r</sub>   | Output Rise Time             | $\phi$ 1 and $\phi$ 2 Loaded to $C_1 = 20$ to 50 pF            |      |     | 20     | ns    |
| t <sub>f</sub>   | Output Fall Time             | Ready and Reset Loaded to 2 mA/10 pF                           |      |     | 20     | ns    |
| t <sub>DSS</sub> | φ2 to STSTB Delay            | All Measurements Referenced to 1.5V unless Specified Otherwise | 296  |     | 326    | ns    |
| t <sub>Dφ2</sub> | φ2 to φ2 (TTL) Delay         |                                                                | -5   |     | 15     | ns    |
| t <sub>PW</sub>  | Status Strobe Pulse Width    |                                                                | 40   |     |        | ns    |
| t <sub>DRS</sub> | RDYIN Set-Up Time to STSTB   |                                                                | -167 |     |        | ns    |
| t <sub>DRH</sub> | RDYIN Hold Time after STSTB  |                                                                | 217  |     |        | ns    |
| t <sub>DR</sub>  | READY or RESET to φ2 Delay   |                                                                | 192  |     |        | ns    |
| f <sub>MAX</sub> | Oscillator Frequency         |                                                                |      |     | 18.432 | MHz   |

#### **Functional Pin Definitions**

The following describes the function of all of the DP8224 input/output pins. Some of these descriptions reference internal circuits.

#### INPUT SIGNALS

Crystal Connections (XTAL 1 and XTAL 2): Two inputs that connect an external crystal to the oscillator circuit of the DP8224. Normally, a fundamental mode crystal is used to determine the basic operating frequency of the oscillator. However, overtone mode crystals may also be used. The crystal frequency is 9 times the desired microprocessor speed (that is, crystal frequency equals 1/t<sub>CY</sub>  $\times$  9). When the crystal frequency is above 10 MHz, a selected capacitor (3 to 10 pF) may have to be connected in series with the crystal to produce the exact desired frequency. Figure A.

Tank: Allows the use of overtone mode crystals with the oscillator circuit. When an overtone mode crystal is used, the tank input connects to a parallel LC network that is ac coupled to ground. The formula for determining the resonant frequency of this LC network is as follows:

$$F = \frac{1}{2\pi \sqrt{LC}}$$

Synchronizing (SYNC) Signal: When high, indicates the beginning of a new machine cycle. The 8080A microprocessor outputs a status word (which describes the current machine cycle) onto its data bus during the first state (SYNC interval) of each machine cycle.

Reset In (RESIN): Provides an automatic system reset and start-up upon application of power as follows. The RESIN input, which is obtained from the junction of an external RC network that is connected between  $V_{\mbox{\footnotesize{CC}}}$  and ground, is routed to an internal Schmitt Trigger circuit. This circuit converts the slow transition of the power supply rise into a sharp, clean edge when its input reaches a predetermined value. When this occurs, an internal D-type flip-flop is synchronously reset, thereby providing the RESET output signal disFor manual system reset, a momentary contact switch that provides a low (ground) when closed is also connected to the RESIN input.

Ready In (RDYIN): An asynchronous READY signal that is re-clocked by a D-type flip-flop of the DP8224 to provide the synchronous READY output discussed below.

+ 5 Volts:  $V_{CC}$  supply. + 12 Volts: V<sub>DD</sub> supply.

Ground: 0 volt reference.

#### OUTPUT SIGNALS

Oscillator (OSC): A buffered oscillator signal that can be used for external timing purposes.

φ<sub>1</sub> and φ<sub>2</sub> Clocks: Two non-TTL compatible clock phases that provide nonoverlapping timing references for internal storage elements and logic circuits of the 8080A microprocessor. The two clock phases are produced by an internal clock generator that consists of a divide-by-nine counter and the associated decode gating logic. Figure B.

 $\phi_2$  (TTL) Clock: A TTL  $\phi_2$  clock phase that can be used for external timing purposes.

Status Strobe (STSTB): Activated (low) at the start of each new machine cycle. The STSTB signal is generated by gating a high-level SYNC input with the  $\phi_{1A}$  timing signal from the internal clock generator of the DP8224. The STSTB signal is used to clock status information into the status latch of the DP8228 system controller and bus driver.

Reset: When the RESET signal is activated, the content of the program counter of the 8080A is cleared. After RESET, the program will start at location 0 in memory.

Ready: The READY signal indicates to the 8080A that valid memory or input data is available. This signal is used to synchronize the 8080A with slower memory or input/output devices.

### **Logic and Connection Diagrams**





Order Number DP8224J or DP8224N See NS Package Number J16A or N16A

TL/F/8752-4

# **Applications Information**



FIGURE A. DP8224 Connection Diagram





## Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number DP8224N NS Package Number N16A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

N16A (REV E)



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9860 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408